[PDF] Proceedings Of The Symposium On High Voltage And Smart Power Devices eBook

Proceedings Of The Symposium On High Voltage And Smart Power Devices Book in PDF, ePub and Kindle version is available to download in english. Read online anytime anywhere directly from your device. Click on the download button below to get a free pdf file of Proceedings Of The Symposium On High Voltage And Smart Power Devices book. This book definitely worth reading, it is an incredibly well-written.

High Voltage and Smart Power Devices

Author : Electrochemical Society. Electronics and Dielectrics and Insulation Divisions
Publisher :
Page : pages
File Size : 39,4 MB
Release : 1987
Category :
ISBN :

GET BOOK

Smart Power ICs

Author : Bruno Murari
Publisher : Springer Science & Business Media
Page : 598 pages
File Size : 13,9 MB
Release : 2002-06-13
Category : Design
ISBN : 9783540432388

GET BOOK

This book provides a survey of the state of the art of technology and future trends in the new family of Smart Power ICs and describes design and applications in a variety of fields ranging from automotive to telecommunications, reliability evaluation and qualification procedures. The book is a valuable source of information and reference for both power IC design specialists and to all those concerned with applications, the development of digital circuits and with system architecture.

Parasitic Substrate Coupling in High Voltage Integrated Circuits

Author : Pietro Buccella
Publisher : Springer
Page : 195 pages
File Size : 12,80 MB
Release : 2018-03-14
Category : Technology & Engineering
ISBN : 3319743821

GET BOOK

This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits. The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis. Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits; Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate; Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices; Offers design guidelines to reduce couplings by adding specific protections.

ESD

Author : Steven H. Voldman
Publisher : John Wiley & Sons
Page : 411 pages
File Size : 16,8 MB
Release : 2009-07-01
Category : Technology & Engineering
ISBN : 0470747269

GET BOOK

Electrostatic discharge (ESD) failure mechanisms continue to impact semiconductor components and systems as technologies scale from micro- to nano-electronics. This book studies electrical overstress, ESD, and latchup from a failure analysis and case-study approach. It provides a clear insight into the physics of failure from a generalist perspective, followed by investigation of failure mechanisms in specific technologies, circuits, and systems. The book is unique in covering both the failure mechanism and the practical solutions to fix the problem from either a technology or circuit methodology. Look inside for extensive coverage on: failure analysis tools, EOS and ESD failure sources and failure models of semiconductor technology, and how to use failure analysis to design more robust semiconductor components and systems; electro-thermal models and technologies; the state-of-the-art technologies discussed include CMOS, BiCMOS, silicon on insulator (SOI), bipolar technology, high voltage CMOS (HVCMOS), RF CMOS, smart power, gallium arsenide (GaAs), gallium nitride (GaN), magneto-resistive (MR) , giant magneto-resistors (GMR), tunneling magneto-resistor (TMR), devices; micro electro-mechanical (MEM) systems, and photo-masks and reticles; practical methods to use failure analysis for the understanding of ESD circuit operation, temperature analysis, power distribution, ground rule development, internal bus distribution, current path analysis, quality metrics, (connecting the theoretical to the practical analysis); the failure of each key element of a technology from passives, active elements to the circuit, sub-system to package, highlighted by case studies of the elements, circuits and system-on-chip (SOC) in today’s products. ESD: Failure Mechanisms and Models is a continuation of the author’s series of books on ESD protection. It is an essential reference and a useful insight into the issues that confront modern technology as we enter the Nano-electronic era.

Hot Carrier Degradation in Semiconductor Devices

Author : Tibor Grasser
Publisher : Springer
Page : 518 pages
File Size : 21,14 MB
Release : 2014-10-29
Category : Technology & Engineering
ISBN : 3319089943

GET BOOK

This book provides readers with a variety of tools to address the challenges posed by hot carrier degradation, one of today’s most complicated reliability issues in semiconductor devices. Coverage includes an explanation of carrier transport within devices and book-keeping of how they acquire energy (“become hot”), interaction of an ensemble of colder and hotter carriers with defect precursors, which eventually leads to the creation of a defect, and a description of how these defects interact with the device, degrading its performance.